Publication Details

ApproxFPGAs: Embracing ASIC-based Approximate Arithmetic Components for FPGA-Based Systems

PRABAKARAN Bharath S., MRÁZEK Vojtěch, VAŠÍČEK Zdeněk, SEKANINA Lukáš and SHAFIQUE Muhammad. ApproxFPGAs: Embracing ASIC-based Approximate Arithmetic Components for FPGA-Based Systems. In: 2020 57th ACM/IEEE Design Automation Conference (DAC). San Francisco: Institute of Electrical and Electronics Engineers, 2020, pp. 1-6. ISBN 978-1-4503-6725-7. Available from: https://arxiv.org/abs/2004.10502
Czech title
ApproxFPGAs:Transformace přibližných aritmetických komponent navržených pro ASIC na FPGA technologii
Type
conference paper
Language
english
Authors
Prabakaran Bharath S. (TU-Wien)
Mrázek Vojtěch, Ing., Ph.D. (DCSY FIT BUT)
Vašíček Zdeněk, doc. Ing., Ph.D. (DCSY FIT BUT)
Sekanina Lukáš, prof. Ing., Ph.D. (DCSY FIT BUT)
Shafique Muhammad (TU-Wien)
URL
Keywords


Approximate Computing, FPGA, ASIC, Adder, Multiplier, Arithmetic Units, Machine Learning 

Abstract

There has been abundant research on the development of Approximate Circuits (ACs) for ASICs. However, previous studies have illustrated that ASIC-based ACs offer asymmetrical gains in FPGA-based accelerators. Therefore, an AC that might be pareto-optimal for ASICs might not be pareto-optimal for FPGAs. In this work, we present the ApproxFPGAs methodology that uses machine learning models to reduce the exploration time for analyzing the state-of-the-art ASIC-based ACs to determine the set of pareto-optimal FPGA-based ACs. We also perform a case-study to illustrate the benefits obtained by deploying these pareto-optimal FPGA-ACs in a state-of-the-art automation framework to systematically generate pareto-optimal approximate accelerators that can be deployed in FPGA-based systems to achieve high performance or low-power consumption.

Published
2020
Pages
1-6
Proceedings
2020 57th ACM/IEEE Design Automation Conference (DAC)
Conference
Design Automation Conference 2020, San Francisco, CA, US
ISBN
978-1-4503-6725-7
Publisher
Institute of Electrical and Electronics Engineers
Place
San Francisco, US
DOI
UT WoS
000628528400045
EID Scopus
BibTeX
@INPROCEEDINGS{FITPUB12185,
   author = "S. Bharath Prabakaran and Vojt\v{e}ch Mr\'{a}zek and Zden\v{e}k Va\v{s}\'{i}\v{c}ek and Luk\'{a}\v{s} Sekanina and Muhammad Shafique",
   title = "ApproxFPGAs: Embracing ASIC-based Approximate Arithmetic Components for FPGA-Based Systems",
   pages = "1--6",
   booktitle = "2020 57th ACM/IEEE Design Automation Conference (DAC)",
   year = 2020,
   location = "San Francisco, US",
   publisher = "Institute of Electrical and Electronics Engineers",
   ISBN = "978-1-4503-6725-7",
   doi = "10.1109/DAC18072.2020.9218533",
   language = "english",
   url = "https://www.fit.vut.cz/research/publication/12185"
}
Back to top