Result Details
Checker Design for On-line Testing of Xilinx FPGA Communication
STRAKA, M.; TOBOLA, J.; KOTÁSEK, Z. Checker Design for On-line Testing of Xilinx FPGA Communication. The 22nd IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems. Rome: IEEE Computer Society, 2007. p. 152-160. ISBN: 0-7695-2885-6.
Type
conference paper
Language
English
Authors
Straka Martin, Ing., Ph.D., DCSY (FIT)
Tobola Jiří, Ing., MBA, FIT (FIT)
Kotásek Zdeněk, doc. Ing., CSc., DCSY (FIT), UTKO (FEEC)
Tobola Jiří, Ing., MBA, FIT (FIT)
Kotásek Zdeněk, doc. Ing., CSc., DCSY (FIT), UTKO (FEEC)
Abstract
In the paper, a methodology of developing checkers for communication protocol testing is presented. It was used to develop checker to test IP cores communication protocol implemented in Xilinx FPGA based designs. A formal language enabling to describe the protocol was created for this purpose together with a generator of the formal description into VHDL code. The VHDL code can be then used for the synthesis of the checker structure and used in applications with Xilinx FPGAs.
Keywords
Communication Protocol Testing, Fault Tolerant Systems,
checker design
Published
2007
Pages
152–160
Proceedings
The 22nd IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems
Conference
The 22nd IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems
ISBN
0-7695-2885-6
Publisher
IEEE Computer Society
Place
Rome
BibTeX
@inproceedings{BUT28609,
author="Martin {Straka} and Jiří {Tobola} and Zdeněk {Kotásek}",
title="Checker Design for On-line Testing of Xilinx FPGA Communication",
booktitle="The 22nd IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems",
year="2007",
pages="152--160",
publisher="IEEE Computer Society",
address="Rome",
isbn="0-7695-2885-6",
url="https://www.fit.vut.cz/research/publication/8353/"
}
Files
Projects
Integrated approach to education of PhD students in the area of parallel and distributed systems, GACR, Doktorské granty, GD102/05/H050, start: 2005-01-01, end: 2008-12-31, completed
Security-Oriented Research in Information Technology, MŠMT, Institucionální prostředky SR ČR (např. VZ, VC), MSM0021630528, start: 2007-01-01, end: 2013-12-31, running
Security-Oriented Research in Information Technology, MŠMT, Institucionální prostředky SR ČR (např. VZ, VC), MSM0021630528, start: 2007-01-01, end: 2013-12-31, running
Research groups
Dependable Digital Systems Research Group (RG DEPSYS)
Departments