Result Details
Design Methodology of Configurable High Performance Packet Parser for FPGA
Kekely Lukáš, Ing., Ph.D., DCSY (FIT)
Kořenek Jan, doc. Ing., Ph.D., DCSY (FIT)
Packet parsing is among basic operations that are performed at all points of a network infrastructure. Modern networks impose challenging requirements on the performance and configurability of packet parsing modules. However, high-speed parsers often use a significant amount of hardware resources. We propose a novel architecture of a pipelined packet parser for FPGA, which offers low latency in addition to high throughput (over 100 Gb/s). Moreover, the latency, throughput and chip area can be finely tuned to fit the needs of a particular application. The parser is hand-optimized thanks to a direct implementation in VHDL, yet the structure is uniform and easily extensible for new protocols.
Packet Parsing, Latency, FPGA
@inproceedings{BUT111580,
author="Viktor {Puš} and Lukáš {Kekely} and Jan {Kořenek}",
title="Design Methodology of Configurable High Performance Packet Parser for FPGA",
booktitle="17th IEEE Symposium on Design and Diagnostics of Electronic Circuits and Systems",
year="2014",
pages="189--194",
publisher="IEEE Computer Society",
address="Warszawa",
doi="10.1109/DDECS.2014.6868788",
isbn="978-1-4799-4558-0",
url="https://www.fit.vut.cz/research/publication/10616/"
}
Centrum excelence IT4Innovations, MŠMT, Operační program Výzkum a vývoj pro inovace, ED1.1.00/02.0070, start: 2011-01-01, end: 2015-12-31, completed