Result Details

Evolutionary Functional Approximation of Circuits Implemented into FPGAs

VAŠÍČEK, Z.; MRÁZEK, V.; SEKANINA, L. Evolutionary Functional Approximation of Circuits Implemented into FPGAs. In 2016 IEEE Symposium Series on Computational Intelligence. Athens: Institute of Electrical and Electronics Engineers, 2016. p. 1-8. ISBN: 978-1-5090-4240-1.
Type
conference paper
Language
English
Authors
Abstract

In many applications it is acceptable to allow a smallerror in the result if significant improvements are obtained interms of performance, area or energy efficiency. Exploiting thisprinciple is particularly important for FPGA-based solutions thatare inherently subject to many resources- oriented constraints.This paper devises an automated method that enables to approximatecircuit components which are often implemented inmultiple instances in FPGA-based accelerators. The approximation process starts with a fully functional gate-level circuit, whichis approximated by means of Cartesian Genetic Programmingreflecting the error metric and constraints formulated by theuser. The evolved circuits are then implemented for a particularFPGA by common FPGA synthesis and optimization tools. It isshown using five different FPGA tools, that the approximationsobtained by CGP working at the gate level are preserved at thelevel look-up tables of FPGAs. The proposed method is evaluatedin the task of 8-bit adder, 8-bit multiplier, 9-input median and 25-input median approximation. 

Keywords

functional approximation
evolutionary algorithm
equivalence
FPGA synthesis

Published
2016
Pages
1–8
Proceedings
2016 IEEE Symposium Series on Computational Intelligence
Conference
IEEE Symposium Series on Computational Intelligence 2016
ISBN
978-1-5090-4240-1
Publisher
Institute of Electrical and Electronics Engineers
Place
Athens
DOI
UT WoS
000400488302079
EID Scopus
BibTeX
@inproceedings{BUT131010,
  author="Zdeněk {Vašíček} and Vojtěch {Mrázek} and Lukáš {Sekanina}",
  title="Evolutionary Functional Approximation of Circuits Implemented into FPGAs",
  booktitle="2016 IEEE Symposium Series on Computational Intelligence",
  year="2016",
  pages="1--8",
  publisher="Institute of Electrical and Electronics Engineers",
  address="Athens",
  doi="10.1109/SSCI.2016.7850173",
  isbn="978-1-5090-4240-1",
  url="https://www.fit.vut.cz/research/publication/11243/"
}
Files
Projects
IT4Innovations excellence in science, MŠMT, Národní program udržitelnosti II, LQ1602, start: 2016-01-01, end: 2020-12-31, completed
Relaxed equivalence checking for approximate computing, GACR, Standardní projekty, GA16-17538S, start: 2016-01-01, end: 2018-12-31, completed
Research groups
Departments
Back to top