Result Details

New VHDL Design of Decimation Filter for Sigma-Delta Modulator

L. Fujcik, A. S. Kuncheva, T. Mougel, R. Vrba. New VHDL Design of Decimation Filter for Sigma-Delta Modulator. In International Conference on Sesnsor and New Techniques in Pharmaceutical and Biomedical Research. Kuala Lumpur, Malaysie: Malaysia, 2005. 4 p. ISBN: 0-7803-9371-6.
Type
conference paper
Language
English
Authors
Fujcik Lukáš, doc. Ing., Ph.D., UMEL (FEEC)
Mougel Thibault, Ing., UMEL (FEEC)
Vrba Radimír, prof. Ing., CSc., UMEL (FEEC)
Abstract

This paper describes steps involved in a new VHDL design of a decimation filter for a sigma-delta modulator. Parameters of decimation filter are derived from the specifications of the overall modulator. Using Matlab and MathCAD tool it is possible to find the filter order, the required quantization level for the coefficients and their values. Finally, by analyzing the design, we can find an efficient way to implement the filter in hardware. This structure is designed in two versions using VHDL. The first version is programmed and tested on a FPGA chip. Second version was created for Cadence software tool to implement into a chip in the AMIS CMOS 0.7 microm technology.

Keywords

VHDL, Design, Decimation Filter, Sigma-Delta Modulator

Published
2005
Pages
4
Proceedings
International Conference on Sesnsor and New Techniques in Pharmaceutical and Biomedical Research
Conference
AsiaSense 2005
ISBN
0-7803-9371-6
Publisher
Malaysia
Place
Kuala Lumpur, Malaysie
BibTeX
@inproceedings{BUT15247,
  author="Lukáš {Fujcik} and Thibault {Mougel} and Radimír {Vrba}",
  title="New VHDL Design of Decimation Filter for Sigma-Delta Modulator",
  booktitle="International Conference on Sesnsor and New Techniques in Pharmaceutical and Biomedical Research",
  year="2005",
  pages="4",
  publisher="Malaysia",
  address="Kuala Lumpur, Malaysie",
  isbn="0-7803-9371-6"
}
Departments
Back to top