Result Details

DFT Flow for RT Level Digital Circuits Using iFCoRT System

RŮŽIČKA, R. DFT Flow for RT Level Digital Circuits Using iFCoRT System. Proceedings of the Seventh International Scientific Conference Electronic Computers and Informatics ECI 2006. Košice: 2006. p. 292-297. ISBN: 80-8073-598-0.
Type
conference paper
Language
English
Authors
Abstract

Our team performs some research activities at the field of testability in past years. These activities results in testability analysis, testability verification, test scheduling and test controller synthesis methodologies. All methodologies are described formally using language of mathematics and theoretical computer science and are based on a formal model of the RT level digital circuit. These tasks can be performed by the iFCoRT system (I path Based, Formally Described and Proved Concept of RTL Digital Circuits Testability). This paper describes how the system can be used during design-for-testability process - a design flow of a testable RT level digital circuit.

Keywords

Testability Analysis, Testability Verification, Design-for-Testability

Published
2006
Pages
292–297
Proceedings
Proceedings of the Seventh International Scientific Conference Electronic Computers and Informatics ECI 2006
Conference
7TH International Scientific Conference Electronic Computers and Informatics 2006
ISBN
80-8073-598-0
Place
Košice
BibTeX
@inproceedings{BUT22270,
  author="Richard {Růžička}",
  title="DFT Flow for RT Level Digital Circuits Using iFCoRT System",
  booktitle="Proceedings of the Seventh International Scientific Conference Electronic Computers and Informatics ECI 2006",
  year="2006",
  pages="292--297",
  address="Košice",
  isbn="80-8073-598-0"
}
Projects
Modern Methods of Digital Systems Design, GACR, Standardní projekty, GA102/04/0737, start: 2004-01-01, end: 2006-12-31, completed
Departments
Back to top