Result Details

Verification of Asynchronous and Parametrized Hardware Designs

SMRČKA, A.; VOJNAR, T. Verification of Asynchronous and Parametrized Hardware Designs. FIT Monograph. FIT Monograph. Brno: Faculty of Information Technology BUT, 2010. 115 p. ISBN: 978-80-214-4214-6.
Type
book
Language
English
Authors
Abstract

We introduce two original approaches to formal verification of hardware designs. In particular, we aim at model checking of circuits with multiple clocks and verification of parametrized hardware designs. Considering the former contribution, we introduce four methods which we use for modelling the clock domain crossing of a circuit. Models derived in such a way can then be model checked as usual while possible problems stemming from the synchronization  within a circuit are implicitly covered. Four proposed ways of modelling a data transfer differ in their precision and the incurred verification cost. In the latter contribution, our proposed approach of verification is based on a translation of parametrized hardware designs to counter automata and on exploiting the recent advances achieved in the area of their automated formal verification. A parametrized hardware design translated to a counter automaton can be verified for all possible values of parameters at once.

Keywords

Formal verification, modelling hardware design, clock domain crossing, parametrized hardware design, counter automata.

Published
2010
Pages
115
Series
FIT Monograph
ISBN
978-80-214-4214-6
Publisher
Faculty of Information Technology BUT
Place
Brno
BibTeX
@book{BUT61925,
  author="Aleš {Smrčka} and Tomáš {Vojnar}",
  title="Verification of Asynchronous and Parametrized Hardware Designs",
  year="2010",
  publisher="Faculty of Information Technology BUT",
  address="Brno",
  series="FIT Monograph",
  pages="115",
  isbn="978-80-214-4214-6"
}
Projects
Secured, reliable and adaptive computer systems, BUT, Vnitřní projekty VUT, FIT-S-10-1, start: 2010-03-01, end: 2010-12-31, completed
Security-Oriented Research in Information Technology, MŠMT, Institucionální prostředky SR ČR (např. VZ, VC), MSM0021630528, start: 2007-01-01, end: 2013-12-31, running
Static and Dynamic Verification of Programs with Advanced Features of Concurrency and Unboundedness, GACR, Standardní projekty, GAP103/10/0306, start: 2010-01-01, end: 2013-12-31, running
Research groups
Departments
Back to top