Result Details
Verifying VHDL Design with Multiple Clocks in SMV
Řehák Vojtěch, doc. RNDr.
Vojnar Tomáš, prof. Ing., Ph.D., DITS (FIT)
Šafránek David, doc. RNDr., Ph.D.
Matoušek Petr, doc. Ing., Ph.D., M.A., DIFS (FIT)
Řehák Zdeněk
The paper considers the problem of model checking real-life VHDL-basedhardware designs via their automated transformation to a modelverifiable using the SMV model checker. In particular, model checkingof asynchronous designs, ie. designs driven by multiple clocks, is discussed. Two original approaches to compiling asynchronous VHDL designs to the SMV language such that errors possibly arising from the asynchronicity are preserved are proposed. The paper also presents results of experiments with using the proposed methods for verification of several real-life asynchronous components of an FPGA-based router being developed within the Liberouter project.
model checking, hardware, VHDL, multiple clocks, SMV
@proceedings{BUT22281,
editor="Aleš {Smrčka} and Vojtěch {Řehák} and Tomáš {Vojnar} and David {Šafránek} and Petr {Matoušek} and Zdeněk {Řehák}",
title="Verifying VHDL Design with Multiple Clocks in SMV",
year="2006",
pages="140--155",
address="Bonn"
}
Automated methods and tools supporting development of reliable parallel and distributed systems, GACR, Standardní projekty, GA102/04/0780, start: 2004-01-01, end: 2006-12-31, completed
Optická síť národního výzkumu a její nové aplikace, MŠMT, Výzkumná centra (2000-2004), MSM6383917201, start: 2004-01-01, end: 2010-12-31, completed