Result Details
Fast Cycle-Accurate Interpreted Simulation
Masařík Karel, Ing., Ph.D., DIFS (FIT)
Hruška Tomáš, prof. Ing., CSc., DIFS (FIT)
Husár Adam, Ing., Ph.D., DIFS (FIT)
Thearea of hardware/software co-design deals with the design of ASIPs(Application Specific Instruction-setProcessors) because they often create the core of an embedded system.Embedded systems with ASIPs are designed for a given task and theyhave to fulfill several criteria, such as power consumption, chip size,etc. The success of the design phase is closely related to theexistence of good design tools, i.e. tools for ASIP programming andsimulation. The simulation itself is very important, because with itwe can verify and validate an ASIP design. For this purpose, ASIPsare described using an architecture description language that allowsgenerating the design tools in an automatic way. In this article, wefocus on presenting the principles which are used in our fastcycle-accurate interpreted simulator. Beside the simulation speed, wealso focus on equivalence assurance between an ASIP simulator and itshardware realization.
Hardware/softwareco-design; ASIP; Architecture description language; Cycle accurateinterpreted simulation; Formal models.
@inproceedings{BUT30917,
author="Zdeněk {Přikryl} and Karel {Masařík} and Tomáš {Hruška} and Adam {Husár}",
title="Fast Cycle-Accurate Interpreted Simulation",
booktitle="Tenth International Workshop on Microprocessor Test and Verification: Common Challenges and Solutions",
year="2009",
pages="9--14",
publisher="IEEE Computer Society Press",
address="Austin",
isbn="978-0-7695-4000-9"
}
Mathematical and Engineering Approaches to Developing Reliable and Secure Concurrent and Distributed Computer Systems, GACR, Doktorské granty, GD102/09/H042, start: 2009-01-30, end: 2012-12-31, completed
Security-Oriented Research in Information Technology, MŠMT, Institucionální prostředky SR ČR (např. VZ, VC), MSM0021630528, start: 2007-01-01, end: 2013-12-31, running
System for Programming and Realization of Embedded Systems, MPO, TIP, FR-TI1/038, start: 2009-07-01, end: 2013-06-30, completed