Publication Details

Decreasing Test Time by Scan Chain Reorganization

BARTOŠ Pavel, KOTÁSEK Zdeněk and DOHNAL Jan. Decreasing Test Time by Scan Chain Reorganization. 7th Doctoral Workshop on Mathematical and Engineering Methods in Computer Science. Brno: Brno University of Technology, 2011. ISBN 978-80-214-4305-1.
Czech title
Zkracování doby aplikace testu přeuspořádáním scan řetězce
Type
abstract
Language
english
Authors
Bartoš Pavel, Ing. (DCSY FIT BUT)
Kotásek Zdeněk, doc. Ing., CSc. (DCSY FIT BUT)
Dohnal Jan, Ing., Ph.D. (ONDESIGN)
Keywords

scan chain, test, time, reordering, reorganization, physical, layout

Abstract

Abstract of the same name paper presented on DDECS Symposium 2011.
In this paper, methodology for scan chain optimisation performed after physical layout is presented. It is shown how the methodology can be used to decrease test time of component under test if scan chain is reorganized. The principles of the
methodology are based on eliminating some types of faults in the physical layout and subsequent reduction of the number of test vectors needed to test the scan chain. As a result, component test application time is decreased. The methodology was verified on several circuits, experimental results are provided and discussed. It is expected that the results of our methodology can be used in mass production of electronic components where any reduction of test time is of great importance.

Published
2011
Pages
108-108
Book
7th Doctoral Workshop on Mathematical and Engineering Methods in Computer Science
Conference
7th Doctoral Workshop on Mathematical and Engineering Methods in Computer Science, Lednice, CZ
ISBN
978-80-214-4305-1
Publisher
Brno University of Technology
Place
Brno, CZ
Back to top