Result Details

Design of Power-Efficient Approximate Multipliers for Approximate Artificial Neural Networks

MRÁZEK, V.; SARWAR, S.; SEKANINA, L.; VAŠÍČEK, Z.; ROY, K. Design of Power-Efficient Approximate Multipliers for Approximate Artificial Neural Networks. In Proceedings of the IEEE/ACM International Conference on Computer-Aided Design. Austin, TX: Association for Computing Machinery, 2016. p. 811-817. ISBN: 978-1-4503-4466-1.
Type
conference paper
Language
English
Authors
Mrázek Vojtěch, Ing., Ph.D., DCSY (FIT)
Sarwar Syed Shakib
Sekanina Lukáš, prof. Ing., Ph.D., DCSY (FIT)
Vašíček Zdeněk, doc. Ing., Ph.D., DCSY (FIT)
Roy Kaushik
Abstract


Artificial neural networks (NN) have shown a significant promise in difficult tasks like image classification or speech recognition. Even well-optimized hardware implementations of digital NNs show significant power consumption. It is mainly due to non-uniform pipeline structures and inherent redundancy of numerous arithmetic operations that have to be performed to produce each single output vector.  This paper provides a methodology for the design of well-optimized power-efficient NNs with a uniform structure suitable for hardware implementation. An error resilience analysis was performed in order to determine key constraints for the design of approximate multipliers that are employed in the resulting structure of NN. By means of a search based approximation method, approximate multipliers showing desired tradeoffs between the accuracy and implementation cost were created. Resulting approximate NNs, containing the approximate multipliers, were evaluated using standard benchmarks (MNIST dataset) and a real-world classification problem of Street-View House Numbers. Significant improvement in power efficiency was obtained in both cases with respect to regular NNs. In some cases, 91% power reduction of multiplication led to classification accuracy degradation of less than 2.80%. Moreover, the paper showed the capability of the back propagation learning algorithm to adapt with NNs containing the approximate multipliers. 

Keywords

Approximate computing, Neural networks, Logic synthesis, Low power, Genetic programming

Published
2016
Pages
811–817
Proceedings
Proceedings of the IEEE/ACM International Conference on Computer-Aided Design
Conference
2016 IEEE / ACM International Conference On Computer Aided Design
ISBN
978-1-4503-4466-1
Publisher
Association for Computing Machinery
Place
Austin, TX
DOI
UT WoS
000390297800081
EID Scopus
BibTeX
@inproceedings{BUT133493,
  author="Vojtěch {Mrázek} and Syed Shakib {Sarwar} and Lukáš {Sekanina} and Zdeněk {Vašíček} and Kaushik {Roy}",
  title="Design of Power-Efficient Approximate Multipliers for Approximate Artificial Neural Networks",
  booktitle="Proceedings of the IEEE/ACM International Conference on Computer-Aided Design",
  year="2016",
  pages="811--817",
  publisher="Association for Computing Machinery",
  address="Austin, TX",
  doi="10.1145/2966986.2967021",
  isbn="978-1-4503-4466-1",
  url="https://www.fit.vut.cz/research/publication/11142/"
}
Files
Projects
Advanced Methods for Evolutionary Design of Complex Digital Circuits, GACR, Standardní projekty, GA14-04197S, start: 2014-01-01, end: 2016-12-31, completed
IT4Innovations excellence in science, MŠMT, Národní program udržitelnosti II, LQ1602, start: 2016-01-01, end: 2020-12-31, completed
Research groups
Departments
Back to top