Detail výsledku

An Experimental Evaluation of Fault-Tolerant FPGA-based Robot Controller

PODIVÍNSKÝ, J.; LOJDA, J.; KOTÁSEK, Z. An Experimental Evaluation of Fault-Tolerant FPGA-based Robot Controller. In Proceedings of IEEE East-West Design & Test Symposium. Kazan: IEEE Computer Society, 2018. p. 63-69. ISBN: 978-1-5386-5710-2.
Typ
článek ve sborníku konference
Jazyk
anglicky
Autoři
Podivínský Jakub, Ing., Ph.D., UPSY (FIT)
Lojda Jakub, Ing., Ph.D., UPSY (FIT)
Kotásek Zdeněk, doc. Ing., CSc., UPSY (FIT), UTKO (FEKT)
Abstrakt

Field Programmable Gate Arrays (FPGAs) are becoming more popular in various areas. Single Event Upsets (SEUs) are faults caused by a charged particle in the configuration memory of SRAM-based FPGAs. Such a charged particle can cause incorrect behavior in the whole system. This problem becomes greater if such a system operates in an environment with increased radiation (e.g. space applications). Lots of techniques to harden FPGAs against faults exist and new ones are under investigation. One such technique is called Triple Modular Redundancy (TMR). It is important to evaluate these techniques on a real system with a real FPGA. An evaluation platform based on an artificial fault injection and a functional verification for testing fault tolerance methodologies is introduced in this paper. Parts of our experimental system are hardened by using TMR and its experimental evaluation is one of the main parts of this paper. We propose experiments with various fault injection strategies (single and multiple faults) and monitor its impact on both the electronic and mechanical parts of the experimental system.

Klíčová slova

FPGA, Fault Tolerance, Robot Controller, VHDL, Fault Tolerance Evaluation.

Rok
2018
Strany
63–69
Sborník
Proceedings of IEEE East-West Design & Test Symposium
Konference
16th IEEE EAST-WEST DESIGN & TEST SYMPOSIUM
ISBN
978-1-5386-5710-2
Vydavatel
IEEE Computer Society
Místo
Kazan
DOI
UT WoS
000517795800014
EID Scopus
BibTeX
@inproceedings{BUT155060,
  author="Jakub {Podivínský} and Jakub {Lojda} and Zdeněk {Kotásek}",
  title="An Experimental Evaluation of Fault-Tolerant FPGA-based Robot Controller",
  booktitle="Proceedings of IEEE East-West Design & Test Symposium",
  year="2018",
  pages="63--69",
  publisher="IEEE Computer Society",
  address="Kazan",
  doi="10.1109/EWDTS.2018.8524627",
  isbn="978-1-5386-5710-2",
  url="https://www.fit.vut.cz/research/publication/11747/"
}
Soubory
Projekty
IT4Innovations excellence in science, MŠMT, Národní program udržitelnosti II, LQ1602, zahájení: 2016-01-01, ukončení: 2020-12-31, ukončen
Pokročilé paralelní a vestavěné počítačové systémy, VUT, Vnitřní projekty VUT, FIT-S-17-3994, zahájení: 2017-03-01, ukončení: 2020-02-29, ukončen
Výzkumné skupiny
Pracoviště
Nahoru