Detail výsledku

ArithsGen: Arithmetic Circuit Generator for Hardware Accelerators

KLHŮFEK, J.; MRÁZEK, V. ArithsGen: Arithmetic Circuit Generator for Hardware Accelerators. In 2022 25th International Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS '22). Prague: Institute of Electrical and Electronics Engineers, 2022. p. 44-47. ISBN: 978-1-6654-9431-1.
Typ
článek ve sborníku konference
Jazyk
anglicky
Autoři
Klhůfek Jan, Ing., FIT (FIT), UPSY (FIT)
Mrázek Vojtěch, Ing., Ph.D., UPSY (FIT)
Abstrakt

Generators of arithmetic circuits can automatically deliver various implementations of arithmetic circuits that show different tradeoffs between the key circuit parameters (delay, area, power consumption). However, existing (freely-)available generators are limited if more complex circuits with a hierarchical structure and additional architecture optimization are requested. Furthermore, they support only a few output formats. In order to overcome the above-mentioned limitations, we developed a new generator of arithmetic circuits called ArithsGen. ArithsGen can generate specific architectures of signed and unsigned adders and multipliers using basic building elements such as wires and gates.  Compared to existing generators, the user can, for example, specify the type of adders used in multipliers. The tool supports various outputs formats (Verilog, BLIF, C/C++, or integer netlists). ArithsGen was evaluated in the synthesis and optimization of generic customizable accurate and approximate adders and multipliers. Furthermore, we used the circuits generated by ArithsGen as seeds for a tool developed to automatically create approximate implementations of arithmetic circuits. We show that different initial circuits (generated by ArithsGen) significantly impact the properties of these approximate implementations. The tool is available online at https://github.com/ehw-fit/ariths-gen.

Klíčová slova

arithmetic circuit, generator, verilog, verification, approximate computing

URL
Rok
2022
Strany
44–47
Sborník
2022 25th International Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS '22)
Konference
25th International Symposium on Design and Diagnostics of Electronic Circuits and Systems
ISBN
978-1-6654-9431-1
Vydavatel
Institute of Electrical and Electronics Engineers
Místo
Prague
DOI
UT WoS
000835725500008
EID Scopus
BibTeX
@inproceedings{BUT176991,
  author="Jan {Klhůfek} and Vojtěch {Mrázek}",
  title="ArithsGen: Arithmetic Circuit Generator for Hardware Accelerators",
  booktitle="2022 25th International Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS '22)",
  year="2022",
  pages="44--47",
  publisher="Institute of Electrical and Electronics Engineers",
  address="Prague",
  doi="10.1109/DDECS54261.2022.9770152",
  isbn="978-1-6654-9431-1",
  url="https://doi.org/10.1109/DDECS54261.2022.9770152"
}
Projekty
AppNeCo: Aproximativní neurovýpočty, GAČR, Standardní projekty, GA22-02067S, zahájení: 2022-01-01, ukončení: 2024-12-31, ukončen
Výzkumné skupiny
Pracoviště
Nahoru