Detail výsledku

Frequency Domain FIR Filter Optimization for Multi-core C6678 DSP

FRÝZA, T.; MEGO, R. Frequency Domain FIR Filter Optimization for Multi-core C6678 DSP. In 26th International Conference Radioelektronika. Žilina, Slovensko: IEEE, 2016. p. 1-4. ISBN: 978-1-5090-1674-7.
Typ
článek ve sborníku konference
Jazyk
anglicky
Autoři
Frýza Tomáš, doc. Ing., Ph.D., UREL (FEKT)
Mego Roman, Ing., Ph.D., UREL (FEKT)
Abstrakt

This paper is focused on the optimal utilization of hardware resources within a processor during the execution of desired source codes. As an example, the algorithm which is commonly used for performance benchmarks was applied. In this paper we optimize the signal processing algorithm, FDFIR (Frequency Domain FIR filter) for the specific architecture of the eight-core digital signal processor TMS320C6678. This algorithm is suitable for benchmarking because it contains both forward and inverse Fast Fourier Transform and vector multiplication as well. The goal of the analysis is to describe and avoid any idle operations in the algorithm which extend the computational time and increase the power consumption of the processor. The proposed approaches were explained in detail for a test case with a very short vector length.

Klíčová slova

FDFIR, optimization, implementation, C6678, DSP

URL
Rok
2016
Strany
1–4
Sborník
26th International Conference Radioelektronika
Konference
RADIOELEKTRONIKA 2016
ISBN
978-1-5090-1674-7
Vydavatel
IEEE
Místo
Žilina, Slovensko
DOI
UT WoS
000383741100049
EID Scopus
BibTeX
@inproceedings{BUT127011,
  author="Tomáš {Frýza} and Roman {Mego}",
  title="Frequency Domain FIR Filter Optimization for Multi-core C6678 DSP",
  booktitle="26th International Conference Radioelektronika",
  year="2016",
  pages="1--4",
  publisher="IEEE",
  address="Žilina, Slovensko",
  doi="10.1109/RADIOELEK.2016.7477430",
  isbn="978-1-5090-1674-7",
  url="http://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=7477430"
}
Pracoviště
oddělení-REL-SIX (REL-SIX)
Ústav radioelektroniky (UREL)
Nahoru