Detail výsledku

Optimum Polymorphic Circuits Synthesis Method

FIŠER, P.; ŠIMEK, V. Optimum Polymorphic Circuits Synthesis Method. In 13th International Conference on Design & Technology of Integrated Systems in Nanoscale Era (DTIS). Taormina: IEEE Circuits and Systems Society, 2018. p. 1-6. ISBN: 978-1-5386-5290-9.
Typ
článek ve sborníku konference
Jazyk
anglicky
Autoři
Fišer Petr, doc. Ing., Ph.D.
Šimek Václav, Ing., UPSY (FIT)
Abstrakt

Polymorphic circuits represent a newly emerging computation paradigm, where one hardware structure is capable to  perform two or more different intended functions, depending on instantaneous conditions in the target operating environment. Due to the peculiarity of this paradigm, design of these circuits also calls for a novel approach to logic synthesis procedures. Several attempts to enhance the design of such circuits have already been made, producing highly suboptimal solutions. As an ingenious attempt to set lower bounds on complexity and support designers of sophisticated logic synthesis algorithms, a method with the prospect to facilitate the generation of optimum-size polymorphic circuits is presented in this  paper. The core of the proposed method is based on a purposeful exploitation of formal techniques, comprising SAT and PBO in the first place.

Klíčová slova

Polymorphic circuits, Boolean functions, logic synthesis, SAT.

Rok
2018
Strany
1–6
Sborník
13th International Conference on Design & Technology of Integrated Systems in Nanoscale Era (DTIS)
Konference
13th IEEE International Conference on Design & Technology of Integrated Systems in Nanoscale Era
ISBN
978-1-5386-5290-9
Vydavatel
IEEE Circuits and Systems Society
Místo
Taormina
DOI
UT WoS
000588554800037
EID Scopus
BibTeX
@inproceedings{BUT155056,
  author="Petr {Fišer} and Václav {Šimek}",
  title="Optimum Polymorphic Circuits Synthesis Method",
  booktitle="13th International Conference on Design & Technology of Integrated Systems in Nanoscale Era (DTIS)",
  year="2018",
  pages="1--6",
  publisher="IEEE Circuits and Systems Society",
  address="Taormina",
  doi="10.1109/DTIS.2018.8368585",
  isbn="978-1-5386-5290-9",
  url="https://www.fit.vut.cz/research/publication/11740/"
}
Soubory
Projekty
Pokročilé paralelní a vestavěné počítačové systémy, VUT, Vnitřní projekty VUT, FIT-S-17-3994, zahájení: 2017-03-01, ukončení: 2020-02-29, ukončen
Výzkumné skupiny
Pracoviště
Nahoru