Detail výsledku

Fast Packet Classification Algorithm in Hardware

PUŠ, V. Fast Packet Classification Algorithm in Hardware. Junior Scientist Conference 2008. Vídeň: 2008. p. 65-66. ISBN: 978-3-200-01612-5.
Typ
článek ve sborníku konference
Jazyk
anglicky
Autoři
Puš Viktor, Ing., Ph.D., UPSY (FIT)
Abstrakt

Packet classification is an important operation for applications such as
routers, firewalls or intrusion detection systems. Many algorithms and
hardware architectures for packet classification have been created, but
none of them can compete with the speed of TCAMs in the worst case.
I propose new
hardware-based algorithm for packet classification. The solution is based
on problem decomposition and is aimed at the highest network speeds. A unique
property of the algorithm is the constant time complexity in terms of
external memory accesses. The algorithm performs exactly two external
memory accesses to classify a packet. Using FPGA and one commodity SRAM
chip, a throughput of 150 million packets per second can be achieved.

Klíčová slova

Packet classification, hardware

Rok
2008
Strany
65–66
Sborník
Junior Scientist Conference 2008
Konference
Junior Scientist Conference 2008
ISBN
978-3-200-01612-5
Místo
Vídeň
BibTeX
@inproceedings{BUT33439,
  author="Viktor {Puš}",
  title="Fast Packet Classification Algorithm in Hardware",
  booktitle="Junior Scientist Conference 2008",
  year="2008",
  pages="65--66",
  address="Vídeň",
  isbn="978-3-200-01612-5"
}
Projekty
Výzkum informačních technologií z hlediska bezpečnosti, MŠMT, Institucionální prostředky SR ČR (např. VZ, VC), MSM0021630528, zahájení: 2007-01-01, ukončení: 2013-12-31, řešení
Pracoviště
Nahoru